Liability Discovery and Alleviation in Multilevel Converter STATCOMs

Y. Sravani, M. Lokya, Ch. Hari Krishna
Dept. of EEE, MIST, Sathupally, Khammam, AP, India

Abstract
Many static synchronous compensators (STATCOMs) utilize multilevel converters due to the following: 1) lower harmonic injection into the power system; 2) decreased stress on the electronic components due to decreased voltages; and 3) lower switching losses. One disadvantage, however, is the increased likelihood of a switch failure due to the increased number of switches in a multilevel converter. A single switch failure, however, does not necessarily force an (2n + 1)-level STATCOM offline. Even with a reduced number of switches, a STATCOM can still provide a significant range of control by removing the module of the faulted switch and continuing with (2n − 1) levels. This paper introduces an approach to detect the existence of the faulted switch, identify which switch is faulty, and reconfigure the STATCOM. This approach is illustrated on an eleven-level STATCOM and the effect on the dynamic performance and the total harmonic distortion (THD) is analyzed.

Keywords
Fault Detection, Multilevel Converter, Static Synchronous Compensator (STATCOM)

I. Introduction
The static synchronous compensator (STATCOM) has been well accepted as a power system controller for improving voltage regulation and reactive compensation. There are several compelling reasons to consider a multilevel converter topology for the STATCOM. These well-known reasons include the following: 1) lower harmonic injection into the power system; 2) decreased stress on the electronic components due to decreased voltages; and 3) lower switching losses. Various multilevel converters also readily lend themselves to a variety of PWM strategies to improve efficiency and control. An eleven-level cascaded multilevel STATCOM is shown in Fig. 1. This converter uses several full bridges in series to synthesize staircase waveforms. Because every full bridge can have three output voltages with different switching combinations, the number of output voltage levels is 2n + 1 where n is the number of full bridges in each phase. The converter cells are identical and therefore modular. As higher level converters are used for high output rating power applications, a large number of power switching devices will be used. Each of these devices is a potential failure point. Therefore, it is important to design a sophisticated control to produce a fault-tolerant STATCOM. A faulty power cell in a cascaded H-Bridge STATCOM can potentially cause switch modules to explode leading to the fault conditions such as a short circuit or an overvoltage on the power system resulting in an expensive down time. Subsequently, it is crucial to identify the existence and location of the fault for it to be removed. Several fault detection methods have been proposed over the last few years. Resistor sensing, current transformation and VCE sensing are some of the more common approaches. For example, a method based on the output current behavior is used to identify IGBT short circuits. The primary drawback with the proposed approach is that the fault detection time depends on the time constant of the load.

Therefore, for loads with a large RL time constant, the faulty power cell can go undetected for numerous cycles, potentially leading to circuit damage. Another fault detection approach proposed in is based on a switching frequency analysis of the output phase voltage. This method was applied to flying capacitor converters and has not been extended to cascaded converters. AI-based methods were proposed to extract pertinent signal features to detect faults in. In sensors are used to measure each IGBT current and to initiate switching if a fault is detected. A fault-tolerant neutral point-clamped converter was proposed in. In a reconfiguration system based on bidirectional switches has been designed for three-phase asymmetric cascaded H-bridge inverters. The fundamental output voltage phase shifts are used to rebalance a faulted multilevel cascaded converter in. In this paper, the method we propose requires only that the output dc link voltage of each phase be measured. This measurement is typically accomplished anyway for control purposes. If a fault is detected, the module in which the fault occurred is then isolated and removed from service. This approach is consistent with the modular design of cascaded converters in which the cells are designed to be interchangeable and rapidly removed and replaced. Until the module is replaced, the multilevel STATCOM continues to operate with slightly decreased, but still acceptable, performance. In summary, this approach offers the following advantages:
- no additional sensing requirements;
- additional hardware is limited to two by-pass switches per module;
- is consistent with the modular approach of cascaded multilevel converters; and
- the dynamic performance and THD of the STATCOM is not significantly impacted.

II. Multilevel STATCOM
A cascaded multilevel STATCOM contains several H-bridges in series to synthesize a staircase waveform. The inverter legs are identical and are therefore modular. In the eleven-level STATCOM, each leg has five H-bridges. Since each full bridge generates three different level voltages (V, 0, −V) under different switching states,
the number of output voltage levels will be eleven. A multilevel configuration offers several advantages over other converter types.
1. It is better suited for high-voltage, high-power applications than the conventional converters since the currents and voltages across the individual switching devices are smaller.
2. It generates a multistep staircase voltage waveform approaching a more sinusoidal output voltage by increasing the number of levels.
3. It has better dc voltage balancing, since each bridge has its own dc source.
To achieve a high-quality output voltage waveform, the voltages across all of the dc capacitors should maintain a constant value. Variations in load cause the dc capacitors to charge and discharge unevenly leading to different voltages in each leg of each phase. However, because of the redundancy in switching states, there is frequently more than one state that can synthesize any given voltage level.
Therefore, there exists a “best” state among all the possible states that produces the most balanced voltages. Since there are multiple possible switching states that can be used to synthesize a given voltage level, the particular switching topology is chosen such that the capacitors with the lowest voltages are charged or conversely, the capacitors with the highest voltages are discharged. This redundant state selection approach is used to maintain the total dc link voltage to a near constant value and each individual cell capacitor within a tight bound. Different pulse width modulation (PWM) techniques have been used to obtain the multilevel converter output voltage. One common PWM approach is the phase shift PWM (PSPWM) switching concept.

Fig. 2(a): Carrier and Reference Waveform for PSPWM, (b). Output Waveform

The PSPWM strategy causes cancellation of all carrier and associated sideband harmonics up to the (N − 1)th carrier group for an N-level converter. Each carrier signal is phase shifted by \( \Delta \varphi = 2\pi / n \)
Where n is the number of cells in each phase. Fig. 2 illustrates the carrier and reference waveforms for a phase leg of the eleven-level STATCOM. In this figure, the carrier frequency has been decreased for better clarity. Normally, the carrier frequency for PWM is in the range of 1–10 kHz.

III. Fault Analysis for the Multilevel Statcom
A converter cell block, as shown in fig. 3, can experience several types of faults. Each switch in the cell can fail in an open or closed state. The closed state is the most severe failure since it may lead to shoot through and short circuit the entire cell. An open circuit can be avoided by using a proper gate circuit to control the gate current of the switch during the failure. If a short circuit failure occurs, the capacitors will rapidly discharge through the conducting switch pair if no protective action is taken. Hence, the counterpart switch to the failed switch must be quickly turned off to avoid system collapse due to a sharp current surge.

Table 1: Nomenclature

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>( P_{\text{out}} )</td>
<td>STATCOM output power (W)</td>
</tr>
<tr>
<td>( E_{\text{out}} )</td>
<td>Filtered STATCOM output voltage (RMS) (V)</td>
</tr>
<tr>
<td>( E^c )</td>
<td>STATCOM threshold voltage (constant) (V)</td>
</tr>
<tr>
<td>( S_{j1}, S_{j2} )</td>
<td>Switching signal of the j-th cell (0, 1)</td>
</tr>
<tr>
<td>( f_1 )</td>
<td>possible STATCOM output voltage (V)</td>
</tr>
<tr>
<td>( z_{j1} )</td>
<td>difference between possible and actual STATCOM output (V)</td>
</tr>
</tbody>
</table>

Fig. 4: Simplified Eleven-Level Cascaded Multilevel STATCOM

The staircase voltage waveform shown in fig. 2, is synthesized by combining the voltages of the various cells into the desired level of output voltage. At the middle levels of the voltage waveform, due to the switching state redundancy, there are more than one set of switching combinations that may be used to construct the desired voltage level. Therefore, by varying the switching patterns, the loss of any individual cell will not significantly impact the middle voltages of the output voltage. However, the peak voltages require that all cells contribute to the voltage; therefore, the short circuit failure of any one cell will lead to the loss of the first and (2n + 1) output levels and cause degradation in the ability of the STATCOM to produce the full output voltage level.
Consider the simplified eleven-level converter shown in fig. 4. The process for identifying and removing the faulty cell block is summarized in fig. 5. The input to the detection algorithm is \( E_{\text{out}} \) for each phase, where \( E_{\text{out}} \) is the STATCOM filtered RMS output voltage. If the STATCOM RMS output voltage drops below a
preset threshold value (E1), then, a fault is known to have occurred (see fig. 6).

Once a fault has been detected to have occurred, then, the next step is to identify the faulty cell. By utilizing the switching signals in each converter cell, (i.e., S1 and S2), it is possible to calculate all of the possible voltages that can be produced at any given instant as illustrated in Table II (terminology adopted from: Thus, the output voltage of a cell is

\[ v_{ax} = v_{ax} + v_{ax} \]

and since the cells of the STATCOM are serially connected, the total output voltage per phase is

\[ v_{ax0} = \sum_{a=1}^{n} v_{axa}, \quad y \in \{a, b, c\} \]

(1)

Where n is the number of blocks.

By utilizing the switching signals in each converter cell, (i.e., \( S_{i1} \) and \( S_{i2} \), j is the cell number), it is possible to calculate all of the possible voltages that can be produced at any given instant.

Table 2: Switching State and Output Voltage of an H-Bridge

<table>
<thead>
<tr>
<th>Switching State</th>
<th>Output Voltage</th>
</tr>
</thead>
<tbody>
<tr>
<td>( S_{11} )</td>
<td>( v_{ax} )</td>
</tr>
<tr>
<td>( S_{12} )</td>
<td>( -v_{ax} )</td>
</tr>
<tr>
<td>( S_{21} )</td>
<td>( v_{ax} )</td>
</tr>
<tr>
<td>( S_{22} )</td>
<td>( -v_{ax} )</td>
</tr>
<tr>
<td>( S_{31} )</td>
<td>( v_{ax} )</td>
</tr>
<tr>
<td>( S_{32} )</td>
<td>( -v_{ax} )</td>
</tr>
<tr>
<td>( S_{41} )</td>
<td>( v_{ax} )</td>
</tr>
<tr>
<td>( S_{42} )</td>
<td>( -v_{ax} )</td>
</tr>
<tr>
<td>( S_{51} )</td>
<td>( v_{ax} )</td>
</tr>
<tr>
<td>( S_{52} )</td>
<td>( -v_{ax} )</td>
</tr>
</tbody>
</table>

When there is a fault in the multilevel converter, the capacitor at the faulty block will rapidly discharge. This discharge results in a phase shift in the output ac voltage as well as a change in amplitude of voltage. The set of all possible phase fault voltages for an eleven-level converter is given by

\[ f_1 = V_{dc0}(S_{21} - S_{22} + S_{31} - S_{32} + S_{41} - S_{42} + S_{51} - S_{52}) \] (cell 1 faulted)

\[ f_2 = V_{dc0}(S_{11} - S_{12} + S_{31} - S_{32} + S_{41} - S_{42} + S_{51} - S_{52}) \] (cell 2 faulted)

\[ \ldots \]

\[ f_5 = V_{dc0}(S_{11} - S_{12} + S_{21} - S_{22} + S_{31} - S_{32} + S_{41} - S_{42}) \] (cell 5 faulted) or more succinctly as

\[ f_i = V_{dc0} \sum_{j=1}^{n} (S_{ji} - S_{j2}), \quad i = 1, \ldots, n \]

where \( V_{dc0} \) is the ideal voltage across a single cell block. If there is a faulted cell, only one \( f_i \) will be near the actual STATCOM output phase voltage \( E_{out} \); all of the others will be too high. Therefore, to determine the location of the fault cell, each \( f_i \) is compared against \( E_{out} \) to yield

\[ x_i = \left| E_{out} - f_i \right|, \quad i = 1, \ldots, n \]

(4)

The smallest \( x_i \) indicates the location of the faulted block because this indicates the \( f_i \) which most closely predicts the actual \( E_{out} \). The choice of threshold voltage \( E_1 \) depends on the number of cells in the converter. The ideal output voltage is

\[ E_{out,0} = \frac{nV_{dc0}}{\sqrt{2}} \]

(5)

During a fault, \( E_{out} \) will decrease by \( V_{dc0} \) yielding

\[ E_{out,\text{fault}} = \frac{(n-1)V_{dc0}}{\sqrt{2}} = \frac{n-1}{n} E_{out,0} \]

(6)

Therefore, the threshold voltage \( E_1 \) should be chosen such that

\[ (n - 1/n) E_{out,0} \leq E_1 \leq E_{out,0} \]

In an eleven-level converter, \( n = 5 \) and the faulted RMS voltage will decrease by roughly 20%. Therefore, a good choice for \( E_1 \) is 85% of the rated output STATCOM voltage. The last step is to actuate the module bypass switch \( g_i \) shown in fig. 3. A slight time delay is added to the logic to neglect for momentary spikes that may occur. It is desirable to...
neglect momentary sags in the dc link voltage, but respond to sags of increased duration that indicate a faulted module. Fig. 7 shows the realization logic for the proposed fault detection and module removal method. The use of a fault handling switch in multilevel converters is not uncommon. In a fault handling switch is used in a flying capacitor multilevel inverter. While the additional circuitry does increase the cost of the circuit, it also increases the reliability by enabling the circuit to keep working (albeit at a slightly reduced operating range) until the module can be replaced.

IV. Example and Results
The single line diagram of the electrical distribution system feeding an arc furnace is shown in fig. 8. The STATCOM has been shown to be an efficient controller to mitigate arc furnace flicker. The electrical network consists of a 115-kV generator and impedance that is equivalent to that of a large network at the point of common coupling (PCC). The STATCOM is connected to the system through a Y-Delta transformer. The system was simulated using PSCAD/EMDTC. The electrical arc furnace load is nonsinusoidal, unbalanced, and randomly fluctuating. Electric arc furnaces are typically used to melt steel and will produce current harmonics that are random.

In addition to the integer harmonics, arc furnace currents are rich in interharmonics. The flicker waveform has sub synchronous variations in the 5–35-Hz range. Fig. 9 shows the active power drawn by the arc furnace. Note that the STATCOM is able to improve the line active power such that active power variations caused by the arc furnace do not propagate throughout the system as shown in Fig. 10. The simulation model and control scheme is described in detail in. The dc capacitor voltages normally vary and are kept in relative balance through redundant state selection.

A. Dynamic Performance
To test the proposed fault detection and mitigation approach, a faulty switch was initiated at 2.5 s. Within 300 ms, the fault has been detected, the module removed, and the STATCOM restored to steady-state operation. This fault duration is longer than is necessary; the fault was intentionally left on to better illustrate its effect on the system and removal. The STATCOM bus voltage and line active powers are shown before the fault, during, and after the faulty module is removed (Figs. 11 and 12). Note that both the bus voltage and line active power are adversely affected during the fault. In both cases, the high frequency oscillations are increased. Once the faulty module is removed, the system returns to its pre fault behavior. There is a small induced low-frequency oscillation that can be observed in the line active power, but this is rapidly damped by the STATCOM’s control.

The average dc link voltage before, during, and after the fault is shown in fig. 13. During the fault, the dc voltage drops rapidly as the faulted module capacitor discharges. When the faulty module is removed, the average dc voltage drops to roughly 80% of the initial voltage, as expected. The continued variation in the dc link voltage is due to the continual variation of the arc furnace load that the STATCOM is compensating and is normal.

Fig. 7:

Fig. 8:

Fig. 14 shows two cycles of the STATCOM multilevel voltage output. There are several important aspects of this output waveform that have been highlighted. First, note the voltage collapse of the first level due to the faulted cell. This collapse in voltage will occur at the level that corresponds to the faulty cell. It is not possible to directly correlate the level number with the cell number (i.e.,
a collapse in level four does not necessarily indicate a fault in cell 4) because of the redundant state selection scheme that is used to balance the capacitor voltages. A further aspect of note is the increase in length of the top level duration. This is due to the increase in the modulation gain $k$ due to the decrease in dc link voltage. Since the STATCOM output voltage is directly proportional to $V_{stat} = kV_{dc} \cos \alpha$

where $k$ is the modulation gain and $\alpha$ is the phase angle. If $V_{dc}$ decreases by 20%, then, $k$ must increase by 20% to compensate. An increase of this magnitude in modulation gain takes the PWM into over modulation where the magnitude of the reference waveform exceeds the magnitude of the carrier. This results in an increased length of time at higher voltage levels. Over modulation may also result in the increase of lower frequency harmonics. The modulation gain $k$ is shown in fig. 15. The individual module capacitor voltages in each phase for a faulty phase switch are shown in fig. 16. Note that the faulted module voltage decays rapidly at 2.5 s (when the fault was applied).

The remaining capacitor voltages in phase a show significant “chopping” as the redundant state selection approach rapidly alternates between modules to maintain the average dc link voltage. A crowbar circuit is used with each module to limit the maximum dc voltage, leading to the chopping behavior. Phase b shows a continual decline in all of the capacitor voltages until the corresponding faulty module is removed at 2.8 s. The capacitor voltages increase until they are in the nominal range and then exhibit similar “chopping” until they are regulated. Phase c does not exhibit chopping because all of the individual cell voltages are of similar magnitude and do not exceed the crowbar maximum.

### B. THD Performance

Harmonic injection is a concern with STATCOMs. A harmonic analysis has been performed on the output voltage at the point of common coupling. One of the primary reasons for using a multilevel converter is the reduction in harmonic content in the output waveform.

Before the fault, the THD level is less than 1%, which is quite good. During the fault, the THD increases to over 5%. When the fault is removed, the THD decreases and settles at approximately 2.5%, which is in the acceptable range for a 115-kV system [30]. Therefore, the loss of one of the cells does not necessitate the immediate removal of the STATCOM from service. The increase in THD after removing the faulty cell is due to several reasons. First, the STATCOM filters were tuned to the resonant frequencies associated with the eleven level converter and are not as effective when the converter topology changes to a 9-level. Second, the over modulation required for the 9-level converter increases the content of the lower frequency harmonics. While the third harmonic is quite high during the fault, it returns to prefault levels after the fault is cleared, whereas the fifth and seventh remain fairly high due to the over modulation. Even though they are increased over the prefault value, they still remain under the 1.5%-limit required of 115-kV systems.

### V. Experimental Results

To confirm the operation of the fault detection algorithm for cascaded H-bridge multilevel converters, an experimental prototype is constructed for applying and detecting different type of faults. The laboratory prototype of the STATCOM converter is shown in Fig. 18. The experimental rack consists of 36 Powerex CM75Du-24F IGBTs rated at 1200 V and 75 A for main switching devices. Passive components include a 1.2-mH, 45-A reactor and 18 electrolytic capacitors rated at 3900 μF and 450 V.

The IGBTs are driven by Concept 6SD106E1 gate drivers and controlled by a 320F2812 fixed-point digital signal processor (DSP). For this prototype, three H-Bridge cells are cascaded to make a seven-level inverter for each phase of the STATCOM. During normal operation, the capacitor voltage for each cell is 30 V. A TMS320F2812 DSP is used for the calculation of the modulation, control, and fault detection algorithms. The H-bridges are constructed from the IGBTs switches and the gate signals of the IGBTs are delivered via fiber optic cables.
The output voltage of the converter during the normal operation, during the fault, and after removing the faulty cell is depicted in Fig. 19(a). A fault is applied to the second cell at point “F” as shown in the figure with the dashed line. Immediately after the fault is applied, the block capacitor begins to discharge. The capacitor voltage shown in Fig. 19(b). Fig. 19(c) shows the output of the fault detection algorithm. When a fault is detected, g2 (the gate signal of the by-pass circuit) becomes activated and it triggers the by-pass of the second cell and deactivates the PWM commands to the faulty H-bridge. Fig. 19(d) shows the filtered output of the STATCOM. Note that the amplitudes of the sinusoidal waveforms are nearly identical before and after fault detection and bypass. After detecting the fault and bypassing the faulty H-bridge, the modulation index is increased to compensate for the lost voltage levels in the output. In addition, the PWM switching patterns are modified based on existence of two cascaded H-bridges instead of three. This causes significant improvement in the output waveform of the converter.

Fig. 20 shows the same fault as in Fig. 19, except the fault bypass signal is intentionally delayed by several cycles to demonstrate the effect of changing the PWM pattern. Note that after the fault and discharge of the corresponding capacitor, the output waveform contains considerable distortion. However, modifying the PWM switching signals based on two cascaded H-bridges, the THD of the output waveform can be significantly decreased and the filtered output waveform become sinusoidal again.

Table 2: Fault Identification Methods

<table>
<thead>
<tr>
<th>Method</th>
<th>Requires</th>
<th>Computation complexity</th>
<th>detection requirement</th>
</tr>
</thead>
<tbody>
<tr>
<td>Voltage Frequency Analysis</td>
<td>voltage magnitude</td>
<td>complex frequency analysis</td>
<td>less than 1 cycle</td>
</tr>
<tr>
<td>AI-based Fault Detection</td>
<td>voltage magnitude</td>
<td>simple calculations</td>
<td>about 6 cycles</td>
</tr>
<tr>
<td>Proposed Method</td>
<td>voltage magnitude</td>
<td></td>
<td>about 1 cycles</td>
</tr>
</tbody>
</table>

VI. Method Comparisons

Each fault detection method has its own advantages and disadvantages. Most of the methods in the literature are applicable to neutral point-clamped converters and are therefore not directly applicable to cascaded converters. In this section, each applicable approach is succinctly summarized and compared with other methods. Two recent methods are briefly reviewed below.

A. Voltage Frequency Analysis

In this scheme, the basic approach is to use SPWM to produce the converter output voltage. By using SPWM, voltages with different phase angles will be produced at each cell of the multilevel converter. The sum of the three phase voltages is zero in normal operation, but that is not zero if there is a faulty cell. This condition is used as the criteria for identifying the faulty cell. The phase angle of the voltage sum indicates the location of the fault.

B. AI-based Fault Detection

This scheme is built around a Neural Network (NN) classification for fault diagnosis of a multilevel cascaded converter. Multilayer perceptron networks are used to identify the type and location of occurring faults. The principal component analysis is utilized in the feature extraction process to reduce the NN input size. Since these methods are all designed to detect and then bypass the faulted cell, the hardware requirements are identical. These methods are compared and contrasted to the proposed method in Table 3. Each method has its own advantages and disadvantages.

For example, the voltage frequency method detects and clears the faulty cell rapidly, but requires complex frequency analysis and may not be suitable for implementation in all applications. The proposed method does not respond as rapidly, but only requires simple calculations and can be implemented easily in most DSPs. Furthermore, the proposed method only requires voltage magnitude measurements which are easily obtained.

VII. CONCLUSION

In this paper, a fault detection and mitigation strategy for a multilevel cascaded converter has been proposed. This approach requires no extra sensors and only one additional bypass switch per module per phase. The approach has been validated on a 115-kv system with a STATCOM compensating an electric arc furnace load. This application was chosen since the arc furnace provides a severe application with its nonsinusoidal, unbalanced, and randomly fluctuating load. The proposed approach was able to accurately identify and remove the faulted module. In addition, the STATCOM was able to remain in service and continue to provide compensation without exceeding the total harmonic distortion allowances.

References


Ms. Y. Sravani received her B.Tech degree in EEE in the year 2008 from JNTU, Hyderabad and pursuing M.Tech in Power Electronics and Electrical Drives from MITS, Sathupalli Affiliated to JNTUH 2010-12. Her research interest includes Power systems and Power Quality.

Mr. M. LOKYA was born in 1984. He graduated from KAKATIYA UNIVERSITY in the year 2005. He received M.Tech degree from Jawaharlal Nehru Technological University, Hyderabad in the year 2011. He is presently working as Assistant Professor in the Department of Electrical and Electronics Engineering at Mother Teresa Institute of Science and Technology, Andhra Pradesh, India.

Chalasani Hari Krishna was born in 1982. He graduated from Jawaharlal Nehru Technological University, Hyderabad in the year 2003. He received M.E degree from Satyabama University, Chennai in the year 2005. He presently Associate Professor in the Department of Electrical and Electronics Engineering at Mother Teresa Institute of Science and Technology, India. His research area includes DTC and Drives. He presented 11 research papers in various national and international conferences and journals. His research areas include PWM techniques, DC to AC converters and control of electrical drives.